STM32U575QG/I
Ultra-low-power Arm Cortex-M33 32-bit MCUThe STM32U575QG/I is a ultra-low-power arm cortex-m33 32-bit mcu from STMicroelectronics. View the full STM32U575QG/I datasheet below including electrical characteristics, absolute maximum ratings.
Manufacturer
STMicroelectronics
Category
Microcontrollers (MCU)Overview
Part: STM32U575xx from STMicroelectronics
Type: Ultra-low-power Arm Cortex-M33 32-bit MCU+TrustZone+FPU
Description: Ultra-low-power Arm Cortex-M33 32-bit MCU with TrustZone and FPU, featuring up to 2 MB Flash memory, 786 KB SRAM, and operating at up to 160 MHz (240 DMIPS).
Operating Conditions:
- Supply voltage: 1.71 V to 3.6 V
- Operating temperature: -40 °C to +125 °C
- Max CPU frequency: 160 MHz
Absolute Maximum Ratings:
- Max supply voltage: null
- Max continuous current: null
- Max junction/storage temperature: null
Key Specs:
- Core: Arm 32-bit Cortex-M33 CPU with TrustZone, MPU, DSP, and FPU
- Flash Memory: 2 Mbyte with ECC, 2 banks read-while-write
- SRAM: 786 Kbyte with ECC OFF or 722 Kbyte with ECC ON
- Run mode current: 19.5 μA/MHz @ 3.3 V
- Shutdown mode current: 160 nA (24 wake-up pins)
- ADC: 14-bit 2.5-Msps with hardware oversampling, 12-bit 2.5-Msps
- I/Os: Up to 136 fast I/Os, most 5V-tolerant
- DMIPS: 240 DMIPS (up to 160 MHz)
Features:
- Arm TrustZone and securable I/Os, memories, and peripherals
- FlexPowerControl with various low-power modes (Shutdown, Standby, Stop 2, Stop 3)
- ART Accelerator with 8-Kbyte instruction cache and 4-Kbyte data cache
- Embedded regulator (LDO) and SMPS step-down converter
- Rich analog peripherals: ADCs, DACs, operational amplifiers, comparators
- Multiple communication interfaces: USB Type-C/PD, USB OTG 2.0 FS, SAIs, I2C, U(S)ART, SPI, CAN FD, SDMMC
Applications:
- null
Package:
- LQFP48 (7 x 7 mm)
- LQFP64 (10 x 10 mm)
- LQFP100 (14 x 14 mm)
- LQFP144 (20 x 20 mm)
- UFQFPN48 (7 x 7 mm)
- WLCSP90 (4.2 x 3.95 mm)
- UFBGA132 (7 x 7 mm)
- UFBGA169 (7 x 7 mm)
Features
- Chrom-ART Accelerator (DMA2D) for enhanced graphic content creation
- 1 digital camera interface
Pin Configuration
Table 25. Legend/abbreviations used in the pinout table
| Name | Name | Abbreviation | Definition |
|---|---|---|---|
| Pin name | Pin name | Unless otherwise specified in brackets below the pin name, the pin function during and after reset is the same as the actual pin name | Unless otherwise specified in brackets below the pin name, the pin function during and after reset is the same as the actual pin name |
| S | Supply pin | ||
| type | I | Input only pin | |
| I/O | Input/output pin | ||
| FT | 5V-tolerant I/O | ||
| TT | 3.6V-tolerant I/O | ||
| RST | Bidirectional reset pin with embedded weak pull-up resistor | ||
| Option for TT or FT I/Os (1) | Option for TT or FT I/Os (1) | ||
| _a | I/O, with analog switch function supplied by V DDA | ||
| _c | I/O with USB Type-C power delivery function | ||
| structure | _d | I/O with USB Type-C power delivery dead battery function | |
| _f | I/O, Fm+ capable | ||
| _h | I/O with high-speed low-voltage mode | ||
| _o | I/O with OSC32_IN/OSC32_OUT capability | ||
| _s | I/O supplied only by V DDIO2 | ||
| _t | I/O with a function supplied by V SW | ||
| _u | I/O, with USB function supplied by V DDUSB | ||
| _v | I/O very high-speed capable | ||
| Unless otherwise specified by a note, all I/Os are set as analog inputs during and | Unless otherwise specified by a note, all I/Os are set as analog inputs during and | ||
| Notes | Notes | after reset. | after reset. |
| Pin functions | Alternate functions | Functions selected through GPIOx_AFR registers | Functions selected through GPIOx_AFR registers |
| Pin functions | Additional functions | Functions directly selected/enabled through peripheral registers | Functions directly selected/enabled through peripheral registers |
Table 25. Legend/abbreviations used in the pinout table
149
| Table 26. STM32U575xx pin definitions (1) | Table 26. STM32U575xx pin definitions (1) | Table 26. STM32U575xx pin definitions (1) | Table 26. STM32U575xx pin definitions (1) | Table 26. STM32U575xx pin definitions (1) | Table 26. STM32U575xx pin definitions (1) | Table 26. STM32U575xx pin definitions (1) | Table 26. STM32U575xx pin definitions (1) | Table 26. STM32U575xx pin definitions (1) | Table 26. STM32U575xx pin definitions (1) | Table 26. STM32U575xx pin definitions (1) | Table 26. STM32U575xx pin definitions (1) | Table 26. STM32U575xx pin definitions (1) | Table 26. STM32U575xx pin definitions (1) | Table 26. STM32U575xx pin definitions (1) | Table 26. STM32U575xx pin definitions (1) | Table 26. STM32U575xx pin definitions (1) | Table 26. STM32U575xx pin definitions (1) | |
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| 104/346 | Pin number | Pin number | Pin number | Pin number | Pin number | Pin number | Pin number | Pin number | Pin number | Pin number | Pin number | Pin name (function after reset) | Pin type | I/O structure | Alternate functions | |||
| 104/346 | LQFP48 SMPS UFQFPN48 SMPS | LQFP64 SMPS | WLCSP90 SMPS | LQFP100 SMPS UFBGA132 SMPS | LQFP144 SMPS | UFBGA169 SMPS | LQFP48 UFQFPN48 | LQFP64 | LQFP100 | UFBGA132 | LQFP144 | Notes | Alternate functions | Additional functions | ||||
| 104/346 | - | - | - | 1 | B3 1 | A1 | - | - | 1 | B3 | 1 | PE2 | I/O | FT_ha | - | TRACECLK, TIM3_ETR, SAI1_CK1, TSC_G7_IO1, LPGPIO1_P14, FMC_A23, SAI1_MCLK_A, EVENTOUT | - | |
| 104/346 | - | - | C15 | 2 | A2 2 | D3 | - | - | 2 | A2 | 2 | PE3 | I/O | FT_ hat | - | TRACED0, TIM3_CH1, OCTOSPIM_P1_DQS, TSC_G7_IO2, LPGPIO1_P15, FMC_A19, SAI1_SD_B, EVENTOUT | TAMP_IN6/ TAMP_ OUT3 | |
| 104/346 | - | - | D14 | 3 | B2 3 | C2 | - | - | 3 | B2 | 3 | PE4 | I/O | FT_ hat | - | TRACED1, TIM3_CH2, SAI1_D2, MDF1_SDI3, TSC_G7_IO3, DCMI_D4/PSSI_D4, FMC_A20, SAI1_FS_A, EVENTOUT | WKUP1, TAMP_IN7/ TAMP_ OUT8 | |
| 104/346 | - | - | E13 | 4 | A1 4 | D2 | - | - | 4 | A1 | 4 | PE5 | I/O | FT_ hat | - | TRACED2, TIM3_CH3, SAI1_CK2, MDF1_CKI3, TSC_G7_IO4, DCMI_D6/PSSI_D6, FMC_A21, SAI1_SCK_A, EVENTOUT | WKUP2, TAMP_IN8/ TAMP_ OUT7 | |
| 104/346 | - | - | D16 | 5 | C2 5 | E4 | - | - | 5 | C2 | 5 | PE6 | I/O | FT_ht | - | TRACED3, TIM3_CH4, SAI1_D1, DCMI_D7/PSSI_D7, FMC_A22, SAI1_SD_A, EVENTOUT | WKUP3, TAMP_IN3/ TAMP_ OUT6 | |
| 104/346 | 1 | 1 | C17 | 6 | B1 6 | C1 | 1 | 1 | 6 | B1 | 6 | VBAT | S | - | - | - | - | |
| 104/346 | - | - | - | - | - - | F2 | - | - | - | - | - | VSS | S | - | - | - | - |
Electrical Characteristics
The definition and values of output AC characteristics are given in Figure 37: Output AC characteristics definition and in the table below respectively.
Unless otherwise specified, the parameters given are derived from tests performed under the ambient temperature and supply voltage conditions summarized in Table 32 .
Table 96. Output AC characteristics, HSLV OFF (all I/Os except FTc, FTt in V BAT mode and FTo I/Os (1) ) (2)(3)(4)
| Speed | Symbol | Parameter | Conditions | Min | Max | Unit |
|---|---|---|---|---|---|---|
| 00 | Fmax | Maximum frequency all I/Os | C L = 50 pF, 2.7 V ≤ V DDIOx ≤ 3.6 V | - | 12.5 | MHz |
| 00 | Fmax | Maximum frequency all I/Os | C L = 50 pF, 1.58 V ≤ V DDIOx < 2.7 V | - | 5 | MHz |
| 00 | Fmax | Maximum frequency all I/Os | C L = 50 pF, 1.08 V ≤ V DDIOx < 1.58 V | - | 1 | MHz |
| 00 | Fmax | Maximum frequency all I/Os | C L = 10 pF, 2.7 V ≤ V DDIOx ≤ 3.6 V | - | 12.5 | MHz |
| 00 | Fmax | Maximum frequency all I/Os | C L = 10 pF, 1.58 V ≤ V DDIOx < 2.7 V | - | 5 | MHz |
| 00 | Fmax | Maximum frequency all I/Os | C L = 10 pF, 1.08 V ≤ V DDIOx < 1.58 V | - | 1 | MHz |
| 00 | t r /t f | Output rise and fall time all I/Os | C L = 50 pF, 2.7 V ≤ V DDIOx ≤ 3.6 V | - | 17 | ns |
| 00 | t r /t f | Output rise and fall time all I/Os | C L = 50 pF, 1.58 V ≤ V DDIOx < 2.7 V | - | 33 | ns |
| 00 | t r /t f | Output rise and fall time all I/Os | C L = 50 pF, 1.08 V ≤ V DDIOx < 1.58 V | - | 85 | ns |
| 00 | t r /t f | Output rise and fall time all I/Os | C L = 10 pF, 2.7 V ≤ V DDIOx ≤ 3.6 V | - | 12.5 | ns |
| 00 | t r /t f | Output rise and fall time all I/Os | C L = 10 pF, 1.58 V ≤ V DDIOx < 2.7 V | - | 25 | ns |
| 00 | t r /t f | Output rise and fall time all I/Os | C L = 10 pF, 1.08 V ≤ V DDIOx < 1.58 V | - | 50 | ns |
| 01 | Fmax | Maximum frequency all I/Os | C L = 30 pF, 2.7 V ≤ V DDIOx ≤ 3.6 V | - | 55 | MHz |
| 01 | Fmax | Maximum frequency all I/Os | C L = 30 pF, 1.58 V ≤ V DDIOx < 2.7 V | - | 12.5 | MHz |
| 01 | Fmax | Maximum frequency all I/Os | C L = 30 pF, 1.08 V ≤ V DDIOx < 1.58 V | - | 2.5 | MHz |
| 01 | Fmax | Maximum frequency all I/Os | C L = 10 pF, 2.7 V ≤ V DDIOx ≤ 3.6 V | - | 55 | MHz |
| 01 | Fmax | Maximum frequency all I/Os | C L = 10 pF, 1.58 V ≤ V DDIOx < 2.7 V | - | 12.5 | MHz |
| 01 | Fmax | Maximum frequency all I/Os | C L = 10 pF, 1.08 V ≤ V DDIOx ≤ <1.58 V | - | 2.5 | MHz |
| 01 | t r /t f | Output rise and fall time all I/Os | C L = 30 pF, 2.7 V ≤ V DDIOx ≤ 3.6 V | - | 5.8 | ns |
| 01 | t r /t f | Output rise and fall time all I/Os | C L = 30 pF, 1.58 V ≤ V DDIOx < 2.7 V | - | 10 | ns |
| 01 | t r /t f | Output rise and fall time all I/Os | C L = 30 pF, 1.08 V ≤ V DDIOx < 1.58 V | - | 18 | ns |
| 01 | t r /t f | Output rise and fall time all I/Os | C L = 10 pF, 2.7 V ≤ V DDIOx ≤ 3.6 V | - | 4.2 | ns |
| 01 | t r /t f | Output rise and fall time all I/Os | C L = 10 pF, 1.58 V ≤ V DDIOx < 2.7 V | - | 7.5 | ns |
| 01 | t r /t f | Output rise and fall time all I/Os | C L = 10 pF, 1.08 V ≤ V DDIOx < 1.58 V | - | 12 | ns |
Table 96. Output AC characteristics, HSLV OFF (all I/Os except FTc, FTt in V BAT mode and FTo I/Os (1) ) (2)(3)(4)
305
Absolute Maximum Ratings
Stresses above the absolute maximum ratings listed in Table 29 , Table 30 and Table 31 may cause permanent damage to the device. These are stress ratings only and the functional operation of the device at these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. Device mission profile (application conditions) is compliant with JEDEC JESD47 qualification standard, extended mission profiles are available on demand.
305
Table 29. Voltage characteristics (1)(2)
| Symbol | Ratings | Min | Max | Unit |
|---|---|---|---|---|
| V DDX - V SS | External main supply voltage (including V DDSMPS , V DDA , V DDUSB , V BAT , V REF+ ) | -0.3 | 4.0 | V |
| V DDIOx (3) - V SS | I/O supply when HSLV = 0 | -0.3 | 4.0 | V |
| V DDIOx (3) - V SS | I/O supply when HSLV = 1 | -0.3 | 2.75 | V |
| V IN (4) | Input voltage on FT_xx pins except FT_c pins | V SS - 0.3 | Min (min (V DD ,V DDA , V DDUSB , V DDIO2 ) + 4.0, 6.0) (5)(6) | V |
| V IN (4) | Input voltage on FT_t pins in V BAT mode | V SS - 0.3 | Min (min (V BAT , V DDA , V DDUSB , V DDIO2 ) + 4.0, 6.0) (5)(6) | V |
| V IN (4) | Input voltage on FT_c pins | V SS - 0.3 | 5.5 | V |
| V IN (4) | Input voltage on any other pins | V SS - 0.3 | 4.0 | V |
| V REF+ - V DDA | Allowed voltage difference for V REF+ > V DDA | - | 0.4 | V |
| | ∆ V DDx | | Variations between different VDDx power pins of the same domain | - | 50.0 | mV |
| |V SSx -V SS | | Variations between all the different ground pins (7) | - | 50.0 | mV |
- The I/O structure options listed in this table can be a concatenation of options including the option explicitly listed. For instance TT_a refers to any TT I/O with _a option. TT_xx refers to any TT I/O and FT_xx refers to any FT I/O.
- VDDIO1 or V DDIO2 or V SW , V DDIO1 = V DD .
- VIN maximum must always be respected. Refer to Table 30 for the maximum allowed injected current values.
- To sustain a voltage higher than 4 V, the internal pull-up/pull-down resistors must be disabled.
- This formula has to be applied only on the power supplies related to the I/O structure described in the pin definition table.
- Including VREF- pin.
Table 30. Current characteristics
| Symbol | Ratings | Max | Unit |
|---|---|---|---|
| ∑ IV DD | Total current into sum of all V DD power lines (source) (1) | 200 | mA |
| ∑ IV SS | Total current out of sum of all V SS ground lines (sink) (1) | 200 | mA |
| IV DD | Maximum current into each VDD power pin (source) (1) | 100 | mA |
| IV SS | Maximum current out of each VSS ground pin (sink) (1) | 100 | mA |
| I IO | Output current sunk by any I/O and control pin | 20 | mA |
| I IO | Output current sourced by any I/O and control pin | 20 | mA |
| ∑ I (PIN) | Total output current sunk by sum of all I/Os and control pins (2) | 120 | mA |
| ∑ I (PIN) | Total output current sourced by sum of all I/Os and control pins (2) | 120 | mA |
| I INJ(PIN) (3)(4) | Injected current on FT_xx, TT_xx, RST pins | -5/+0 | mA |
| ∑ |I INJ(PIN) | | Total injected current (sum of all I/Os and control pins) (5) | ±25 | mA |
Table 30. Current characteristics
- This current consumption must be correctly distributed over all I/Os and control pins. The total output current must not be sunk/sourced between two consecutive power supply pins, referring to high pin count QFP packages.
- Positive injection (when V IN > V DDIOx ) is not possible on these I/Os and does not occur for input voltages lower than the specified maximum value.
- A negative injection is induced by V IN < V SS . I INJ(PIN) must never be exceeded. Refer also to Table 29 for the minimum allowed input voltage values.
- When several inputs are submitted to a current injection, the maximum ∑ |I INJ(PIN) is the absolute sum of the negative injected currents (instantaneous values).
Table 31. Thermal characteristics
| Symbol | Ratings | Value | Unit |
|---|---|---|---|
| T STG | Storage temperature range | -65 to +150 | °C |
| T J | Maximum junction temperature | 140 | °C |
Table 31. Thermal characteristics
305
Thermal Information
The maximum chip-junction temperature, T J max, in degrees Celsius, can be calculated using the following equation:T _ { J } max = T _ { A } max + ( P _ { D } max × Θ _ { J A } )$
Package Information
In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: www.st.com . ECOPACK is an ST trademark.
Related Variants
The following components are covered by the same datasheet.
| Part Number | Manufacturer | Package |
|---|---|---|
| STM32U575AG | STMicroelectronics | — |
| STM32U575AG/I | STMicroelectronics | — |
| STM32U575AI | STMicroelectronics | — |
| STM32U575CG | STMicroelectronics | — |
| STM32U575CG/I | STMicroelectronics | — |
| STM32U575CI | STMicroelectronics | — |
| STM32U575OG | STMicroelectronics | — |
| STM32U575OG/I | STMicroelectronics | — |
| STM32U575OI | STMicroelectronics | — |
| STM32U575QG | STMicroelectronics | — |
| STM32U575QI | STMicroelectronics | — |
| STM32U575RG | STMicroelectronics | — |
| STM32U575RG/I | STMicroelectronics | — |
| STM32U575RI | STMicroelectronics | — |
| STM32U575RIT6 | STMicroelectronics | — |
| STM32U575VG | STMicroelectronics | — |
| STM32U575VG/I | STMicroelectronics | — |
| STM32U575VI | STMicroelectronics | — |
| STM32U575XG | STMicroelectronics | — |
| STM32U575XI | STMicroelectronics | — |
| STM32U575XQ | STMicroelectronics | — |
| STM32U575XX | STMicroelectronics | — |
| STM32U575ZG | STMicroelectronics | — |
| STM32U575ZG/I | STMicroelectronics | — |
| STM32U575ZI | STMicroelectronics | — |
| STM32U575ZIT6 | STMicroelectronics | — |
Get structured datasheet data via API
Get started free