Skip to main content

STM32H563XIXXQ

The STM32H563XIXXQ is an electronic component from STMicroelectronics. View the full STM32H563XIXXQ datasheet below including electrical characteristics, absolute maximum ratings.

Manufacturer

STMicroelectronics

Overview

Part: STM32H562xx and STM32H563xx from STMicroelectronics

Type: Arm Cortex-M33 32-bit MCU

Description: Arm Cortex-M33 32-bit MCU with TrustZone and FPU, operating up to 250 MHz, featuring up to 2 Mbytes Flash, 640 Kbytes SRAM, and integrated math accelerators.

Operating Conditions:

  • Supply voltage: 1.71 V to 3.6 V
  • Operating temperature: null
  • Max CPU frequency: 250 MHz

Absolute Maximum Ratings:

  • Max supply voltage: null
  • Max continuous current: null
  • Max junction/storage temperature: null

Key Specs:

  • CPU: Arm Cortex-M33 with TrustZone, FPU, MPU, up to 250 MHz
  • Performance: 375 DMIPS (Dhrystone 2.1), 1023 CoreMark
  • Flash Memory: Up to 2 Mbytes with ECC, two banks read-while-write
  • SRAM: 640 Kbytes (including 64-Kbyte SRAM2 with ECC and 320-Kbyte SRAM3 with flexible ECC)
  • I/Os: Up to 140 fast I/Os with interrupt capability (most 5 V-tolerant)
  • ADCs: Two 12-bit ADCs with up to 5 Msps
  • DAC: One 12-bit DAC with two channels
  • Timers: Up to 24 timers (18x 16-bit, 2x 32-bit, 2x watchdogs, 2x SysTick)

Features:

  • Arm TrustZone with Armv8-M mainline security extension
  • ART Accelerator (8-Kbyte instruction cache, 4-Kbyte data cache)
  • Mathematical acceleration (CORDIC for trigonometric functions, FMAC for filter math)
  • Low-power consumption modes: Sleep, Stop, and Standby
  • Extensive communication interfaces: I2C, I3C, U(S)ART, SPI, SAI, FDCAN, USB, Ethernet MAC, HDMI-CEC

Applications:

  • null

Package:

  • LQFP64
  • VFQFPN68
  • WLCSP80
  • LQFP100
  • LQFP144
  • UFBGA169
  • LQFP176
  • UFBGA(176+25)
  • TFBGA225

Features

  • Three independent 32-bit AHB interfaces for TZSC, TZIC and MPCBB
  • MPCBB and TZIC accessible only with secure transactions
  • -Enable illegal access events that may trigger a secure interrupt
  • Secure and nonsecure access supported for privileged/non-privileged part of TZSC
  • Set of registers to define product security settings:
  • -Secure/privilege regions for external memories
  • -Secure/privilege access mode for securable peripherals
  • -Secure/privilege access mode for securable legacy masters

Pin Configuration

Table 13. Legend/abbreviations used in the pinout table

NameNameAbbreviationDefinition
Pin namePin nameUnless otherwise specified in brackets below the pin name, the pin function during and after reset is the same as the actual pin nameUnless otherwise specified in brackets below the pin name, the pin function during and after reset is the same as the actual pin name
SSupply pin
Pin typePin typeIInput only pin
I/OInput/output pin
FT5 V-tolerant I/O
I/O structureTT RSTOption for TT or3.6 V-tolerant I/O FT I/Os (1)
Pin functions_u Alternate functions Functions selected throughI/O, with USB function GPIOx_AFR registersBidirectional reset pin with embedded weak pull-up resistor supplied by V DDUSB
_aI/O, withanalog switch function supplied by V DDA
_cI/Owith USB Type-C power delivery function
_dI/O withUSB Type-C power delivery dead battery function
_fI/O,Fm+ capable
_hI/O withhigh-speed low-voltage mode
_sI/O supplied only by VDDIO2
_tI/O with tamper function functional inVBAT mode
NotesUnless otherwise specified by a note, all I/Os are set as analog inputs during and after resetUnless otherwise specified by a note, all I/Os are set as analog inputs during and after resetUnless otherwise specified by a note, all I/Os are set as analog inputs during and after reset
Additional functionsFunctions directly selected/enabled through peripheral registersFunctions directly selected/enabled through peripheral registersFunctions directly selected/enabled through peripheral registers

Table 13. Legend/abbreviations used in the pinout table

77

78/277Table 14. STM32H562xx STM32H563xx pin/ball definitionTable 14. STM32H562xx STM32H563xx pin/ball definitionTable 14. STM32H562xx STM32H563xx pin/ball definitionTable 14. STM32H562xx STM32H563xx pin/ball definitionTable 14. STM32H562xx STM32H563xx pin/ball definitionTable 14. STM32H562xx STM32H563xx pin/ball definitionTable 14. STM32H562xx STM32H563xx pin/ball definitionTable 14. STM32H562xx STM32H563xx pin/ball definitionTable 14. STM32H562xx STM32H563xx pin/ball definitionTable 14. STM32H562xx STM32H563xx pin/ball definitionTable 14. STM32H562xx STM32H563xx pin/ball definitionTable 14. STM32H562xx STM32H563xx pin/ball definitionTable 14. STM32H562xx STM32H563xx pin/ball definitionTable 14. STM32H562xx STM32H563xx pin/ball definitionTable 14. STM32H562xx STM32H563xx pin/ball definitionTable 14. STM32H562xx STM32H563xx pin/ball definitionTable 14. STM32H562xx STM32H563xx pin/ball definitionTable 14. STM32H562xx STM32H563xx pin/ball definitionTable 14. STM32H562xx STM32H563xx pin/ball definition
78/277Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin typeI/O structureNotesAlternate functions
78/277WLCSP80 SMPSLQFP100 SMPSLQFP144 SMPSUFBGA169 SMPSLQFP176 SMPS UFBGA176+25 SMPSTFBGA225 SMPSLQFP64VFQFPN68LQFP100LQFP144UFBGA169LQFP176name (function after reset)(3)(4)Additional functions
-11 C31D4 B3--11 A11 A2PE2I/OFT_h-TRACECLK, LPTIM1_IN2, SAI1_CK1, SPI4_SCK, SAI1_MCLK_A, USART10_RX, UART8_TX, OCTOSPI1_IO2, ETH_MII_TXD3, FMC_A23, DCMI_D3/PSSI_D3, EVENTOUT-
-22D42B2 D5--22B22 A1PE3I/OFT_h-TRACED0, TIM15_BKIN, SAI1_SD_B, USART10_TX, FMC_A19, EVENTOUTTAMP_IN6/TAMP_OUT3
-33D33C3 C4--33D43 B1PE4I/OFT_h-TRACED1, SAI1_D2, TIM15_CH1N, SPI4_NSS, SAI1_FS_A, FMC_A20, DCMI_D4/PSSI_D4, EVENTOUTTAMP_IN7/TAMP_OUT8
-44C24D3 D4- -44C24 B2PE5I/OFT_h-TRACED2, SAI1_CK2, TIM15_CH1, SPI4_MISO, SAI1_SCK_A, FMC_A21, DCMI_D6/PSSI_D6, EVENTOUTTAMP_IN8/TAMP_OUT7
-55D25C2 F6--55 D35 B3PE6I/OFT_h-TRACED3, TIM1_BKIN2, SAI1_D1, TIM15_CH2, SPI4_MOSI, SAI1_SD_A, SAI2_MCLK_B, FMC_A22, DCMI_D7/PSSI_D7, EVENTOUTTAMP_IN3/TAMP_OUT6
A1----- F7---- -- -VDDS----
B8----- A1------ -VSSS----
B1066C16B1 D31166 E26 C1VBATS----
D2----- E3---- -- -VSSS----

Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued)

Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued)

Pin number (1)(2)
80/277Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)
80/277WLCSP80 SMPSLQFP100 SMPSLQFP144 SMPSUFBGA169 SMPSLQFP176 SMPSUFBGA176+25 SMPS TFBGA225 SMPSLQFP64VFQFPN68LQFP100LQFP144UFBGA169Pin name (function after reset) LQFP176 UFBGA176+25(3)(4) Pin typeI/O structureNotesAlternate functionsAdditional functions
80/277--12 F418G3 F2---12 F218 H2PF2I/OFT_h-LPTIM3_CH2, LPTIM3_IN2, I2C2_SMBA, UART12_TX, USART11_CK, FMC_A2, LPTIM5_IN1, EVENTOUT-
80/277--13G619G2H5---13 F519 J2PF3I/OFT_h-LPTIM3_IN1, USART11_TX, FMC_A3, LPTIM5_IN2, EVENTOUT-
80/277--14G520G1 G1---14 F120 J3PF4I/OFT_h-LPTIM3_ETR, USART11_RX, FMC_A4, EVENTOUT-
80/277--15G321H3H4-- -15F621 K3PF5I/OFT_fh-LPTIM3_CH1, I2C4_SCL, I3C1_SCL, UART12_RX, USART11_CTS/USART11_NSS, FMC_A5, LPTIM3_IN1, EVENTOUT-
80/277H21016F222G4---1016 G222 F2VSSS----
80/277A71117G123E4---1117 G123 F3VDDS----
80/277--18G724H1H3---18 G424 K2PF6I/OFT_h-TIM16_CH1, SPI5_NSS, SAI1_SD_B, UART7_RX, OCTOSPI1_IO3, LPTIM5_CH1, EVENTOUT-
80/277--19F125K2H2-- -19G325 K1PF7I/OFT_h-TIM17_CH1, SPI5_SCK, SAI1_MCLK_B, UART7_TX, OCTOSPI1_IO2, LPTIM5_CH2, EVENTOUT-
--20G426H2 H1---20 G526 L3PF8I/OFT_h-TIM16_CH1N, SPI5_MISO, SAI1_SCK_B, UART7_RTS/UART7_DE, TIM13_CH1, OCTOSPI1_IO0, LPTIM5_IN1, EVENTOUT-

Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued)

Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)
WLCSP80 SMPSLQFP100 SMPSLQFP144 SMPSUFBGA169 SMPSLQFP176 SMPS UFBGA176+25 SMPSTFBGA225 SMPSLQFP64VFQFPN68LQFP100LQFP144UFBGA169LQFP176 UFBGA176+25Pin name (function after reset) (3)(4)Pin type
-- 21G227J3J4---21 H327 L2PF9I/O
--22H4- J4K1---22 G628 L1PF10I/O
K101223H128 J1J1551223H129 G1PH0- OSC_IN(PH0)I/O
J91324J129 J2J2661324H230 H1PH1- OSC_OUT(PH1)I/O
F81425H330 K3J5771425H431 J1NRSTI/O
H81526J231 L1L1881526 J132 M2PC0I/O
G71627J332 L2K2991627 J233 M3PC1I/O
M101728K133 K4M110101728J334 M4PC2I/O
82/277Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)
82/277WLCSP80 SMPSLQFP100 SMPSLQFP144 SMPSUFBGA169 SMPSLQFP176 SMPSUFBGA176+25 SMPS TFBGA225 SMPSLQFP64VFQFPN68LQFP100LQFP144UFBGA169 LQFP176UFBGA176+25Pin name (function after reset) (3)(4)Pin typeI/O structure NotesAlternate functionsAdditional functions
82/277L91829 K234N3M211111829H535 M5PC3I/OFT_a-PWR_CSTOP, SAI1_D3, LPTIM3_CH1, SPI2_MOSI/I2S2_SDO, OCTOSPI1_IO6, OCTOSPI1_IO0, ETH_MII_TX_CLK, FMC_SDCKE0, EVENTOUTADC12_INP13, ADC12_INN12
82/277G1---35H4 G10---30M1 36G3VDDS----
82/277P2--H2-K1 H6----M2 -G2VSSS----
82/277N91930L136M2 K312121931K2 37M1VSSAS----
82/277---L2-N2 K4--20-K1 -N1VREF-S----
82/277-2031M237N1 K5--2132L2 38P1VREF+S----
82/277P102132M138M1 L31313 2233L1 39R1VDDAS----
K82233K339P2 L21414 2334J440N3PA0I/OFT_at(5)TIM2_CH1, TIM5_CH1, TIM8_ETR, TIM15_BKIN, SPI6_NSS, SPI3_RDY, USART2_CTS/USART2_NSS, UART4_TX, SDMMC2_CMD, SAI2_SD_B, ETH_MII_CRS, TIM2_ETR, EVENTOUTADC12_INP0,ADC12_INN1, TAMP_IN2/TAMP_OUT1, WKUP1
J72334H540L3 L415152435J541 N2PA1I/OFT_aht(5)TIM2_CH2, TIM5_CH2, TIM15_CH1N, LPTIM1_IN1, OCTOSPI1_DQS, USART2_RTS/USART2_DE, UART4_RX, OCTOSPI1_IO3, SAI2_MCLK_B, ETH_MII_RX_CLK/ETH_RMII_RE F_CLK, EVENTOUTADC12_INP1, TAMP_IN5/TAMP_OUT4

Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued)

Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued)

WLCSP80 SMPSLQFP100 SMPSLQFP144 SMPSUFBGA169 SMPSLQFP176 SMPS UFBGA176+25 SMPSTFBGA225 SMPSLQFP64VFQFPN68LQFP144 UFBGA169LQFP176 UFBGA176+25Pin name (function after reset) (3)(4)Pin typeI/O structure NotesAlternate functionsAdditional functions
M82435L341M3M3161636 L342 P2PA2I/OFT_hat(5)TIM2_CH3, TIM5_CH3, TIM15_CH1, LPTIM1_IN2, USART2_TX, SAI2_SCK_B, ETH_MDIO, EVENTOUTADC12_INP14, TAMP_IN4/TAMP_OUT3, WKUP2
---J442 R2N1--- K343 F4PH2I/OFT_h-LPTIM1_IN2, OCTOSPI1_IO4, SAI2_SCK_B, ETH_MII_CRS, FMC_SDCKE0, EVENTOUT-
H10---- L4J6--- -- K4VDDS----
DS14258 P8---- M4---- -- L4VSSS----
Rev 6 ---N243 P3N2--- N244 G4PH3I/OFT_h-OCTOSPI1_IO5, SAI2_MCLK_B, ETH_MII_COL, FMC_SDNE0, EVENTOUT-
---N1- R1P1--- N145 H4PH4I/OFT_fa-I2C2_SCL, SPI5_RDY, SPI6_RDY, PSSI_D14, EVENTOUT-
---L4- P1K6--- M346 J4PH5I/OFT_fa-I2C2_SDA, SPI5_NSS, SPI6_RDY, FMC_SDNWE, EVENTOUT-
T102536K444 N5M4171737 N347 R2PA3I/OFT_ah-TIM2_CH4, TIM5_CH4, OCTOSPI1_CLK, TIM15_CH2, SPI2_NSS/I2S2_WS,SAI1_SD_B, USART2_RX, ETH_MII_COL, EVENTOUTADC12_INP15
-2637M345 M7-181838 M448 M8VSSS----
R12738N346 M6-191939 N449 N8VDDS----
84/277Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)
84/277WLCSP80 SMPSLQFP100 SMPSLQFP144 SMPSUFBGA169 SMPSLQFP176 SMPSUFBGA176+25 SMPS TFBGA225 SMPSLQFP64VFQFPN68LQFP100LQFP144UFBGA169LQFP176 UFBGA176+25Pin name (function after reset)Pin typeNotes(3)(4) I/O structureAlternate functionsAdditional functions
84/277R92839 M447M5N320202940L450 N4PA4I/OTT_a-TIM5_ETR, LPTIM2_CH1, SPI1_NSS/I2S1_WS, SPI3_NSS/I2S3_WS, USART2_CK, SPI6_NSS, DCMI_HSYNC/PSSI_DE, EVENTOUTADC12_INP18, DAC1_OUT1
84/277L72940J548R3 P221213041K451 P4PA5I/OTT_ah-TIM2_CH1, TIM8_CH1N, SPI1_SCK/I2S1_CK, SPI6_SCK, ETH_MII_TX_EN/ETH_RMII_TX_ EN, PSSI_D14, TIM2_ETR, EVENTOUTADC12_INP19, ADC12_INN18, DAC1_OUT2
84/277H63041N449P5 R222223142M552 P3PA6I/OFT_ah-TIM1_BKIN, TIM3_CH1, TIM8_BKIN, SPI1_MISO/I2S1_SDI, OCTOSPI1_IO3, USART11_TX, SPI6_MISO, TIM13_CH1, DCMI_PIXCLK/PSSI_PDCK, EVENTOUTADC12_INP3
84/277K63142K550R4 P323233243K553 R3PA7I/OFT_ah-TIM1_CH1N, TIM3_CH2, TIM8_CH1N, SPI1_MOSI/I2S1_SDO, USART11_RX, SPI6_MOSI, TIM14_CH1, OCTOSPI1_IO2, ETH_MII_RX_DV/ETH_RMII_CRS _DV, FMC_SDNWE, FMC_NWE, EVENTOUTADC12_INP7, ADC12_INN3
M6--L551N4 N424243344N554 N5PC4I/OFT_a-TIM2_CH4, SAI1_CK1, LPTIM2_ETR, I2S1_MCK, USART3_RX, ETH_MII_RXD0/ETH_RMII_RXD0 , FMC_SDNE0, EVENTOUTADC12_INP4

Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued)

Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued)

Pin number (1)(2)
Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)
WLCSP80 SMPSLQFP100 SMPSLQFP144 SMPSUFBGA169 SMPSLQFP176 SMPSUFBGA176+25 SMPS TFBGA225 SMPSLQFP64VFQFPN68LQFP100LQFP144UFBGA169LQFP176 UFBGA176+25Pin name (function after reset) (3)(4)Pin typeI/O structureNotesAlternate functionsAdditional functions
--48M758- J3---51 M761 -VSSS----
--49N759- K7---52 N762N9VDDS----
--50H760P7 R6---53 H763N6PF13I/OFT_ah-I2C4_SMBA, FMC_A7, LPTIM6_IN1, EVENTOUTADC2_INP2
--51L661R7 M7---54 M664R7PF14I/OFT_fah-FMC_A8, LPTIM6_IN2, EVENTOUTADC2_INP6, ADC2_INN2
--52J762N8N7---55 J765P7PF15I/OFT_fh-I2C4_SDA, I3C1_SDA, FMC_A9, EVENTOUT-
--53M663R8P7---56 L766N7PG0I/OFT_h-UART9_RX, FMC_A10, LPTIM4_IN1, EVENTOUT-
------K9--- ----VDDS----
--54K764P8R7-- -57K767M7PG1I/OFT_h-SPI2_MOSI/I2S2_SDO, UART9_TX, FMC_A11, EVENTOUT-
T63555L765R9 L8--3858 N868 R8PE7I/OFT_h-TIM1_ETR, UART12_RTS/UART12_DE, UART7_RX, OCTOSPI1_IO4, FMC_D4/FMC_AD4, EVENTOUT-
N53656J866P9M8--39 59G769P8PE8I/OFT_h-TIM1_CH1N, UART12_CTS/UART12_NSS, UART7_TX, OCTOSPI1_IO5, FMC_D5/FMC_AD5, EVENTOUT-
R53757N867N9 N8--4060 L870P9PE9I/OFT_h-TIM1_CH1, UART12_RX, UART7_RTS/UART7_DE, OCTOSPI1_IO6, FMC_D6/FMC_AD6, EVENTOUT-
--58-68- K8- --61 -71 -VSSS----

DS14258 Rev 6

Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued)

Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)name (function after typeAdditional functions
WLCSP80 SMPSLQFP100 SMPSLQFP144SMPSUFBGA169 SMPS LQFP176 SMPSUFBGA176+25 SMPSTFBGA225 SMPSLQFP64VFQFPN68LQFP100LQFP144UFBGA169 LQFP176UFBGA176+25Pin reset) (3)(4)PinI/O structureNotesAlternate functions
--59-69 -----62- 72-VDDS----
M43860L870R10M9--4163H8 73R9PE10I/OFT_h-TIM1_CH2N, UART12_TX, UART7_CTS, OCTOSPI1_IO7, FMC_D7/FMC_AD7, EVENTOUT-
-3961M871P10R10--4264M8 74P10PE11I/OFT_h-TIM1_CH2, SPI1_RDY, SPI4_NSS, OCTOSPI1_NCS, SAI2_SD_B, FMC_D8/FMC_AD8, EVENTOUT-
-4062M9 72R11L9--4365K8 75R10PE12I/OFT_h-TIM1_CH3N, SPI4_SCK, SAI2_SCK_B, FMC_D9/FMC_AD9, EVENTOUT-
-4163K873P11P10--4466L9 76N11PE13I/OFT_h-TIM1_CH3, SPI4_MISO, SAI2_FS_B, FMC_D10/FMC_AD10, EVENTOUT-
-4264J974N10N10--4567J8 77P11PE14I/OFT_h-TIM1_CH4, SPI4_MOSI, SAI2_MCLK_B, FMC_D11/FMC_AD11, EVENTOUT-
-4365L975N11R11--4668N9 78R11PE15I/OFT_h-TIM1_BKIN, TIM1_CH4N, USART10_CK, FMC_D12/FMC_AD12, EVENTOUT-
P44466K9 76M10M1029294769K9 79R12PB10I/OFT_f-TIM2_CH3, LPTIM3_CH1, LPTIM2_IN1, I2C2_SCL, SPI2_SCK/I2S2_CK, USART3_TX, OCTOSPI1_NCS, ETH_MII_RX_ER, EVENTOUT-
Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued)
88/277WLCSP80 SMPSLQFP100 SMPSLQFP144 SMPSUFBGA169 SMPSLQFP176 SMPS UFBGA176+25 SMPSPin TFBGA225 SMPSnumber LQFP64(1)(2) VFQFPN68LQFP100LQFP144UFBGA169 LQFP176UFBGA176+25Pin name (function after reset) (3)(4)Pin typeI/O structureNotesAlternate functionsAdditional functions
-4567 L1077N12P11-30--M980 R13PB11I/OFT_f-TIM2_CH4, LPTIM2_ETR, I2C2_SDA,SPI2_RDY,SPI4_RDY, USART3_RX, ETH_MII_TX_EN/ETH_RMII_TX_ EN, FMC_NBL1, EVENTOUT-
T44668N978R12 R12----- --VLXSMPSS----
R34769N1079R13 R13----- --VDDSMPSS----
DS14258N34870M1080P12 P12----- --VSSSMPSS----
T24971N1181R14 L1030314870N10 81M10VCAPS----
Rev-5072M1182M9 L531324971M1282M9VSSS----
-5173N1283M11 -32335072N11 83N10VDDS----
---N1384P13 N11----K10M1184PH6I/OFT-TIM1_CH3N, TIM12_CH1, TIM8_CH1, I2C2_SMBA, SPI5_SCK, ETH_MII_RXD2, FMC_SDNE1, DCMI_D8/PSSI_D8, EVENTOUT-
---L1185P14 M11----L10 85N12PH7I/OFT_f-TIM1_CH3, TIM8_CH1N, I2C3_SCL, SPI5_MISO, ETH_MII_RXD3, FMC_SDCKE1, DCMI_D9/PSSI_D9, EVENTOUT-
---M12-N13 N12----M10 86M12PH8I/OFT_fh-TIM1_CH2N, TIM5_ETR, TIM8_CH2, I2C3_SDA, SPI5_MOSI, DCMI_HSYNC/PSSI_DE, EVENTOUT-

Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued)

Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued)

Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)
WLCSP80 SMPSLQFP100 SMPS LQFP144 SMPSUFBGA169 SMPSLQFP176 SMPS UFBGA176+25 SMPSTFBGA225 SMPSLQFP64VFQFPN68LQFP100 LQFP144UFBGA169LQFP176UFBGA176+25Pin name (function after reset) (3)(4)Pin type
-- -M1386M12P13---- -87M13PH9I/O
---K1087 N14K10--- -M1188L13PH10I/O
---L1388 P15M12--- -N1289 L12PH11I/O
---L1289 M13R14--- -N1390 K12PH12I/O
----90 H12R15--- ----VSSS
----91 J12----- L1391J12VDDS
L3--K1192 L12P1433345173 K1192P12PB12I/O
90/277Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)
90/277WLCSP80 SMPSLQFP100 SMPSLQFP144 SMPSUFBGA169 SMPSLQFP176 SMPSUFBGA176+25 SMPS TFBGA225 SMPSLQFP64VFQFPN68LQFP100LQFP144UFBGA169LQFP176 UFBGA176+25Pin name (function after reset)(3)(4) Pin type I/O structure NotesAlternate functionsAdditional functions
90/277M25274 K1293R15N1334355274L1193 P13PB13I/OFT_c(6)TIM1_CH1N, LPTIM3_IN1, LPTIM2_CH1, I2C2_SMBA, SPI2_SCK/I2S2_CK, USART3_CTS/USART3_NSS, FDCAN2_TX, SDMMC1_D0, UART5_TX, EVENTOUTUCPD1_CC1
90/277N15375J1094N15 K1135365375M1394R14PB14I/OFT_c(6)TIM1_CH2N, TIM12_CH1, TIM8_CH2N, USART1_TX, SPI2_MISO/I2S2_SDI, USART3_RTS/USART3_DE, UART4_RTS/UART4_DE, SDMMC2_D0, LPTIM3_ETR, EVENTOUTUCPD1_CC2
90/277L15476H1095M14 M133637 5476J1095 R15PB15I/OFT_h-RTC_REFIN, TIM1_CH3N, TIM12_CH2, TIM8_CH3N, USART1_RX, SPI2_MOSI/I2S2_SDO, USART11_CTS/USART11_NSS, UART4_CTS, SDMMC2_D1, OCTOSPI1_CLK, ETH_MII_TXD1/ETH_RMII_TXD1, DCMI_D2/PSSI_D2, UART5_RX, EVENTOUTPVD_IN
90/277-5577J1196M15 L12--5577L1296 P15PD8I/OFT_h-USART3_TX, FMC_D13/FMC_AD13, EVENTOUT-
-----G12 ------- -VSSS----
-5678H997L13 P15-- 5678J997P14PD9I/OFT_h-USART3_RX, FDCAN2_RX, FMC_D14/FMC_AD14, EVENTOUT-

DS14258 Rev 6

Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued)

Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin name
WLCSP80 SMPSLQFP100 SMPSLQFP144 SMPSUFBGA169 SMPSLQFP176 SMPSUFBGA176+25 SMPSTFBGA225 SMPSLQFP64VFQFPN68LQFP100LQFP144UFBGA169 LQFP176UFBGA176+25(function after reset) (3)(4)Pin type
-5779K1398 K12N14--5779J11 98N15PD10I/O
-5880H899 L14N15-385880H10 99N14PD11I/O
-5981H11100K14M14-395981K12 100N13PD12I/O
-6082G8101L15L13--6082K13 101M15PD13I/O
--83J12102-----83H12 102H12VSSS
--84J13103-----84H13 103J13VDDS
K26185 H12104K13J11--6185H11 104M14PD14I/O
92/277Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)
92/277WLCSP80 SMPSLQFP100 SMPSLQFP144 SMPSUFBGA169 SMPSLQFP176 SMPSUFBGA176+25 SMPS TFBGA225 SMPSLQFP64VFQFPN68LQFP100LQFP144UFBGA169Pin after reset) LQFP176 UFBGA176+25name (function (3)(4)Pin typeI/O structure NotesAlternate functionsAdditional functions
92/277J162 86G10105J13 K12--6286 H9105 L14PD15I/OFT_h-TIM4_CH4, UART8_RTS/UART8_DE, UART9_TX, FMC_D1/FMC_AD1, EVENTOUT-
92/277------ ----- -- -VDDS----
92/277----------- -- -VSSS----
92/277--87H13106K15L15-- -87J12106 L15PG2I/OFT_h-TIM8_BKIN, UART12_RX, FMC_A12, LPTIM6_ETR, EVENTOUT-
92/277--88G9107H14J12-- -88G9107 K15PG3I/OFT_h-TIM8_BKIN2, UART12_TX, FMC_A13, LPTIM5_ETR, EVENTOUT-
92/277--89G11108J15K14---89 J13108 K14PG4I/OFT_h-TIM1_BKIN2, FMC_A14/FMC_BA0, LPTIM4_ETR, EVENTOUT-
92/277-- 90F8109H15K15-- -90G10109 K13PG5I/OFT_h-TIM1_ETR, FMC_A15/FMC_BA1, EVENTOUT-
92/277--91G12110J14J13-- -91G11110 J15PG6I/OFT_fh-TIM17_BKIN, I3C1_SDA, I2C4_SDA, SPI1_RDY, OCTOSPI1_NCS, UCPD1_FRSTX, FMC_NE3, DCMI_D12/PSSI_D12, EVENTOUT-
--92F9111H13 H11---92 G8111 J14PG7I/OFT_fh-SAI1_CK2, I3C1_SCL, I2C4_SCL, SAI1_MCLK_A, USART6_CK, UCPD1_FRSTX, FMC_INT, DCMI_D13/PSSI_D13, EVENTOUT-

DS14258 Rev 6

Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued)

Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)
WLCSP80 SMPSLQFP100 SMPSLQFP144 SMPS UFBGA169SMPS LQFP176 SMPSUFBGA176+25 SMPSTFBGA225 SMPSLQFP64VFQFPN68LQFP100LQFP144UFBGA169 LQFP176UFBGA176+25Pin name (function after reset) (3)(4)Pin type
--93 G13112 G15J14---93F11 112H14PG8I/O
--94 -113-----94- 113-VSSS
--95- 114-----95- 114-VDDS
J36396F10 115G14J1537406396F9 115H15PC6I/O
K46497F11 116G13H1438416497F10 116G15PC7I/O
J56598E9 117F14H1339426598G12 117G14PC8I/O
F26699F12 118F13G1440436699G13 118F14PC9I/O
94/277Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)
94/277WLCSP80 SMPSLQFP100 SMPSLQFP144 SMPSUFBGA169 SMPSLQFP176 SMPS UFBGA176+25 SMPSTFBGA225 SMPSLQFP64 VFQFPN68LQFP100LQFP144UFBGA169Pin after reset) LQFP176 UFBGA176+25name (function (3)(4)Pin typeI/O structure NotesAlternate functionsAdditional functions
94/277---- -- --- ---- G12VSSS----
94/277------ ----- -- G13VDDS----
94/277G367100E10119F15 G11414467100 F12119 F15PA8I/OFT_fh-MCO1, TIM1_CH1, TIM8_BKIN2, I2C3_SCL, SPI1_RDY, USART1_CK, USB_SOF, UART7_RX, FMC_NOE, DCMI_D3/PSSI_D3, EVENTOUT-
94/277H468101F13120E15 G13424568 101E11120 E15PA9I/OFT_d-TIM1_CH2, LPUART1_TX, I2C3_SMBA,SPI2_SCK/I2S2_CK, USART1_TX, ETH_MII_TX_ER, FMC_NWE, DCMI_D0/PSSI_D0, EVENTOUTUCPD1_DB1
94/277G569102E11121E14 F13434669 102E10121 D15PA10I/OFT_h-TIM1_CH3, LPUART1_RX, LPTIM2_IN2, UCPD1_FRSTX, USART1_RX, FDCAN2_TX, SDMMC1_D0, DCMI_D1/PSSI_D1, EVENTOUT-
94/277E170103C13122D15 F15444770 103F13122 C15PA11I/OFT_u-TIM1_CH4, LPUART1_CTS, SPI2_NSS/I2S2_WS,UART4_RX, USART1_CTS/USART1_NSS, FDCAN1_RX, USB_DM, EVENTOUT-
94/277C171104B13123C15 F1445 4871104 E13123 B15PA12I/OFT_u-TIM1_ETR, LPUART1_RTS/LPUART1_DE, SPI2_SCK/I2S2_CK, UART4_TX, USART1_RTS/USART1_DE, SAI2_FS_B, FDCAN1_TX, USB_DP, EVENTOUT-

Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued)

Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)
WLCSP80SMPSLQFP100 SMPSLQFP144 SMPSUFBGA169 SMPSLQFP176 SMPS UFBGA176+25 SMPSTFBGA225 SMPSLQFP64VFQFPN68LQFP100LQFP144UFBGA169LQFP176 UFBGA176+25Pin name (function after reset) (3)(4)Pin type
F472105D12124E13F12464972105E12124 A15PA13 (JTMS/SWDIO)I/O
-74107E12126 D14-475074107 C12126 F12VSSS
-75108D13127E12-485175108C13127 F13VDDS
B273106E13125 F12F11--73106 D13125 H13VDDUSBS
---C12128 B15E15----D12128 E12PH13I/O
---D11129 D13E14----D10129 E13PH14I/O
---A13130 C14E13---- D11130 D13PH15I/O
---B12131 -E12----B13131 E14PI0I/O
---C11132 A15D15----B12132 D14PI1I/O
---D10133 B14F10---- A13133 C14PI2I/O
---A12134 A14D14---- C11134 C13PI3I/O
Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)
WLCSP80 SMPSLQFP100 SMPSLQFP144 SMPSUFBGA169 SMPSLQFP176 SMPSUFBGA176+25 SMPS TFBGA225 SMPSLQFP64VFQFPN68LQFP100LQFP144UFBGA169 LQFP176UFBGA176+25Pin name (function after reset)I/O structure(3)(4) Pin type NotesAlternate functionsAdditional functions
-- -B8135D9-----B10135 D9VSSS----
-- -A8136D8 -----A10136 C9VDDS----
E376109C10137B13 C15495276109A12A14137PA14 (JTCK/SWCLK)I/OFT(7)JTCK/SWCLK, EVENTOUT-
D477110B10138C13 C13505377110B11138 A13PA15(JTDI)I/OFT(7)JTDI, TIM2_CH1, LPTIM3_IN2, HDMI_CEC,SPI1_NSS/I2S1_WS, SPI3_NSS/I2S3_WS, SPI6_NSS, UART4_RTS/UART4_DE, UART7_TX, FMC_NBL1, DCMI_D11/PSSI_D11,TIM2_ETR, EVENTOUT-
C378111A10139D12 D1251 5478111C10139B14PC10I/OFT_h-LPTIM3_ETR, SPI3_SCK/I2S3_CK, USART3_TX, UART4_TX, OCTOSPI1_IO1, ETH_MII_TXD0/ETH_RMII_TXD0, SDMMC1_D2, DCMI_D8/PSSI_D8, EVENTOUT-
E579112A9140C12 B145255 79112A11140B13PC11I/OFT_h-LPTIM3_IN1, SPI3_MISO/I2S3_SDI, USART3_RX, UART4_RX, OCTOSPI1_NCS, SDMMC1_D3, DCMI_D4/PSSI_D4, EVENTOUT-
F680113D9141C11 B15535680113B9141 A12PC12I/OFT_h-TRACED3, TIM15_CH1, SPI6_SCK, SPI3_MOSI/I2S3_SDO, USART3_CK, UART5_TX, SDMMC1_CK, DCMI_D9/PSSI_D9, EVENTOUT-

Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued)

Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued)

Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)
WLCSP80 SMPSLQFP100 SMPSLQFP144 SMPSUFBGA169 SMPSLQFP176 SMPS UFBGA176+25 SMPSTFBGA225 SMPS LQFP64VFQFPN68LQFP100LQFP144UFBGA169LQFP176 UFBGA176+25Pin name (function after reset) (3)(4)Pin typeI/O structure Notes
-- -B11-D11- ---- -- -VSSS-
---A11- D10- -- -- -- -VDDS-
A381114C9142 B12E10 -- 81114D9142 B12PD0I/OFT_h
B482115B9143 A13C12 -- 82115E9143 C12PD1I/OFT_h
A583116E8144 C10D1154-83 116C9144 D12PD2I/OFT_h
-84117C8145 A12A14--84117 A9145 D11PD3I/OFT_h
-85118D8146 B11B13 --85118 F8146 D10PD4I/OFT_h
-86119A7147 A11B12 --86 119D8147 C11PD5I/OFT_h
--120-148 -- ---120 B7148 D8VSSS-
--121A6149 D7D7---121 A7149 C8VDDIO2S-
98/277Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)
98/277WLCSP80 SMPSLQFP100 SMPSLQFP144 SMPSUFBGA169 SMPSLQFP176 SMPSUFBGA176+25 SMPS TFBGA225 SMPSLQFP64VFQFPN68LQFP100LQFP144UFBGA169LQFP176 UFBGA176+25Pin after reset)name (function (3)(4)Pin typeI/O structureNotes Alternate functionsAdditional functions
98/277-87122 F7150B10 A10--87122E8150B11PD6I/OFT_sh-SAI1_D1, SPI3_MOSI/I2S3_SDO, SAI1_SD_A, USART2_RX, OCTOSPI1_IO6, SDMMC2_CK, FMC_NWAIT, DCMI_D10/PSSI_D10, EVENTOUT-
98/277-88123B7151A10 C9-- 88123B8151A11PD7I/OFT_sh-SPI1_MOSI/I2S1_SDO, USART2_CK, OCTOSPI1_IO7, SDMMC2_CMD, FMC_NE1/FMC_NCE, LPTIM4_OUT, EVENTOUT-
98/277-----D6 --------VSSS----
98/277--124E7152B9 B9---124F7152 C10PG9I/OFT_sh-SPI1_MISO/I2S1_SDI, USART6_RX, OCTOSPI1_IO6, SAI2_FS_B, SDMMC2_D0, FMC_NE2/FMC_NCE, DCMI_VSYNC/PSSI_RDY, EVENTOUT-
98/277--125C7153A9 A9- --125A8153 B10PG10I/OFT_sh-SPI1_NSS/I2S1_WS,SAI2_SD_B, SDMMC2_D1, FMC_NE3, DCMI_D2/PSSI_D2, EVENTOUT-
98/277----154C9 D8---126E7B9154PG11I/OFT_sh-LPTIM1_IN2,SPI1_SCK/I2S1_CK, USART10_RX, USART11_RTS/USART11_DE, SDMMC2_D2, ETH_MII_TX_EN/ETH_RMII_TX_ EN, DCMI_D3/PSSI_D3, EVENTOUT-

Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued)

Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)
WLCSP80 SMPSLQFP100 SMPSLQFP144 SMPSUFBGA169 SMPSLQFP176 SMPS UFBGA176+25 SMPSTFBGA225 SMPSLQFP64VFQFPN68LQFP100LQFP144UFBGA169LQFP176UFBGA176+25Pin name (function after reset)
-- 126D7155B8C8---127C8155 B8PG12
--127-156 C8B8---128D7156 A8PG13
--128-157 A8A8---129C7157 A7PG14
--129B4158 -----130-158 D7VSS
--130A3159 -----131-159 C7VDD
--131B6160 A7A7---132B6160 B7PG15
100/277Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued) (1)(2)
100/277WLCSP80 SMPSLQFP100 SMPSLQFP144 SMPSUFBGA169 SMPSLQFP176 SMPSUFBGA176+25 SMPS TFBGA225 SMPSLQFP64VFQFPN68LQFP100LQFP144UFBGA169 LQFP176UFBGA176+25Pin name (function after reset) (3)(4)Pin typeNotesI/O structureAlternate functionsAdditional functions
100/277C589132F6161 B7B7555789133E6 161A10PB3(JTDO/ TRACESWO)I/OFT_fh-JTDO/TRACESWO, TIM2_CH2, I2C2_SDA, SPI1_SCK/I2S1_CK, SPI3_SCK/I2S3_CK, UART12_CTS/UART12_NSS, SPI6_SCK, SDMMC2_D2, CRS_SYNC, UART7_RX, LPTIM6_ETR, EVENTOUT-
100/277B690133A5162C7 C7565890134A6162 A9PB4(NJTRST)I/OFT_h-NJTRST, TIM16_BKIN, TIM3_CH1, OCTOSPI1_CLK, LPTIM1_CH2, SPI1_MISO/I2S1_SDI, SPI3_MISO/I2S3_SDI, SPI2_NSS/I2S2_WS,SPI6_MISO, SDMMC2_D3, UART7_TX, DCMI_D7/PSSI_D7, EVENTOUT-
100/277D691134E6163A6E75759 91135C6163 A6PB5I/OFT_h-TIM17_BKIN, TIM3_CH2, OCTOSPI1_NCLK, I2C1_SMBA, SPI1_MOSI/I2S1_SDO, I2C4_SMBA, SPI3_MOSI/I2S3_SDO, SPI6_MOSI, FDCAN2_RX, ETH_PPS_OUT, FMC_SDCKE1, DCMI_D10/PSSI_D10, UART5_RX, EVENTOUT-
100/277E792135C6164B6 E8586092136A5164 B6PB6I/OFT_f-TIM16_CH1N, TIM4_CH1, I3C1_SCL, I2C1_SCL, HDMI_CEC, I2C4_SCL, USART1_TX, LPUART1_TX, FDCAN2_TX, OCTOSPI1_NCS, FMC_SDNE1, DCMI_D5/PSSI_D5, UART5_TX, EVENTOUT-

Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued)

Table 14. STM32H562xx and STM32H563xx pin/ball definition (continued)

Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)Pin number (1)(2)
WLCSP80 SMPSLQFP100 SMPSLQFP144 SMPSUFBGA169 SMPSLQFP176 SMPSUFBGA176+25 SMPSTFBGA225 SMPSLQFP64VFQFPN68LQFP100LQFP144UFBGA169LQFP176 UFBGA176+25Pin name (function after reset) (3)(4)
C793136D6165C6A6596193137D6165 B5PB7
D8 94137B5166 A5B6606294138B5166 D6BOOT0
E9 95138F5167 B5C6616395139E5167 A5PB8
-96139E5168 A4A5-6496140A4168 B4PB9
-97140D5169 C5D6-6597141C5169 A4PE0
  • Pin
  • A3
  • B3
  • G7
  • G8

DS14258 Rev 6

Electrical Characteristics

Unless otherwise specified, the parameters given in Table 95 are derived from tests performed under the ambient temperature, f HCLK frequency, and V DDA supply voltage conditions summarized in Table 20 .

Table 95. 12-bit ADC characteristics (1)(2)

SymbolParameterConditionsConditionsConditionsConditionsMinTypMaxUnit
V DDAAnalog supply voltage for ADC ON----1.62-3.6
V REF+Positive reference voltage----1.62-V DDAV
V REF-Negative reference voltage----V SSAV SSAV SSA
f adckerck (3)Clock frequency1.62 V ≤ V DDA ≤ 3.6 V1.62 V ≤ V DDA ≤ 3.6 V1.62 V ≤ V DDA ≤ 3.6 V1.62 V ≤ V DDA ≤ 3.6 V1.5-75MHz
f S (4) with R AIN = 47 Ω and C PCB = 22 pFResolution = 12 bitsContinuous mode1.8V ≤ V DDA ≤ 3.6Vf adckerck = 75 MHz 70-5.00-MSPS
f S (4) with R AIN = 47 Ω and C PCB = 22 pFResolution = 12 bitsContinuous mode1.6V ≤ V DDA ≤ 3.6Vf adckerck = MHz-4.66-MSPS
f S (4) with R AIN = 47 Ω and C PCB = 22 pFResolution = 12 bitsSingle or Discontinuous mode2.4V ≤ V DDA ≤ 3.6Vf adckerck = 60 MHz-4.00-MSPS
f S (4) with R AIN = 47 Ω and C PCB = 22 pFResolution = 12 bitsSingle or Discontinuous mode1.6V ≤ V DDA ≤ 3.6Vf adckerck = 50 MHz-3.33-MSPS
f S (4) with R AIN = 47 Ω and C PCB = 22 pFSampling rate for fast channels (VIN[0:5])Resolution = 10 bitsContinuous mode1.6V ≤ V DDA ≤ 3.6Vf adckerck = 75 MHz-5.77-MSPS
f S (4) with R AIN = 47 Ω and C PCB = 22 pFResolution = 10 bitsSingle or Discontinuous mode2.4V ≤ V DDA ≤ 3.6Vf adckerck = 75 MHz-5.77-MSPS
f S (4) with R AIN = 47 Ω and C PCB = 22 pFResolution = 10 bitsSingle or Discontinuous mode1.6V ≤ V DDA ≤ 3.6Vf adckerck = 65 MHz-5.00-MSPS
f S (4) with R AIN = 47 Ω and C PCB = 22 pFResolution = 8 bitsAll modes1.6V ≤ V DDA ≤ 3.6Vf adckerck = 75 MHz-6.82-MSPS
f S (4) with R AIN = 47 Ω and C PCB = 22 pFResolution = 6 bitsAll modes1.6V ≤ V DDA ≤ 3.6Vf adckerck = 75 MHz-8.33-MSPS
f S (4) with R AIN = 47 Ω and C PCB = 22 pFSampling rate for slow channelsResolution = 12 bitsAll modes (5)1.6V ≤ V DDA ≤ 3.6Vf adckerck = 35 MHz-2.30-MSPS
f S (4) with R AIN = 47 Ω and C PCB = 22 pFSampling rate for slow channelsResolution = 10 bitsAll modes (5)1.6V ≤ V DDA ≤ 3.6Vf adckerck = 35 MHz-2.70-MSPS
f S (4) with R AIN = 47 Ω and C PCB = 22 pFSampling rate for slow channelsResolution = 8 bitsAll modes (5)1.6V ≤ V DDA ≤ 3.6Vf adckerck = 50 MHz-4.50-MSPS
f S (4) with R AIN = 47 Ω and C PCB = 22 pFSampling rate for slow channelsResolution = 6 bitsAll modes (5)1.6V ≤ V DDA ≤ 3.6Vf adckerck = 50 MHz-5.50-MSPS
t TRIGExternaltrigger periodResolution = 12 bitsResolution = 12 bitsResolution = 12 bitsResolution = 12 bits--151/f adckerck
V AIN (2)Conversion voltage range----0-V REF+V
V CMIVCommon mode input voltage----V REF / 2 - 10%V REF / 2V REF / 2 + 10%V

Table 95. 12-bit ADC characteristics (1)(2)

Table 95. 12-bit ADC characteristics (1)(2) (continued)

SymbolParameterConditionsMinTypMaxUnit
Resolution = 12 bits, T J = 130°C (tolerance 4 LSBs)--321Ω
Resolution = 12 bits, T J = 125°C--220Ω
Resolution = 10 bits, T J = 130°C--1039Ω
(6)External inputResolution = 10 bits, T J = 125°C--2100Ω
R AINimpedanceResolution = 8 bits, T J = 130°C--6327Ω
Resolution = 8 bits, T J = 125°C--12000Ω
Resolution = 6 bits, T J = 130°C--47620Ω
Resolution = 6 bits, T J = 125°C--80000Ω
C ADCInternal sample and hold capacitor--3-pF
t ADCVREG_ STUPLDO startup time--510μs
t STABPower-up timeLDO already started1--Conversion cycle
t OFFCALOffset calibration time-133513351335
t LATRTrigger conversionCKMODE = 001.522.5
t LATRlatency for regular andCKMODE = 01--2.5
t LATRinjected channels withoutCKMODE = 10--2.5
t LATRaborting the conversionCKMODE = 11--2.25
t LATRINJTrigger conversionCKMODE = 002.533.51/f adckerck
t LATRINJlatency for regular andCKMODE = 01--3.5
t LATRINJinjected channelswhen a regularCKMODE = 10--3.5
t Sconversion is aborted Sampling timeCKMODE = 11 -- 2.5- -3.25 640.5
t CONVTotal conversion time (including
sampling)
N-bits resolutiont S + 0.5
+ N
--
I DDAD(ADC)Consumption on V andfs = 5 MSPS-600-
I DDAD(ADC)DDA V REF ,fs = 1 MSPS-190-
I DDASE(ADC)differential modefs = 0.1 MSPS-50-
I DDASE(ADC)Consumption on V DDA and V , single-fs = 5 MSPS-500-
I DDASE(ADC)fs = 1 MSPS-150-
REF ended modefs = 0.1 MSPS-50-
I DD(ADC)f adckerck = 75 MHz
f adckerck = 50 MHz
-265
175
-
-
μA
Consumptionf adckerck = 25 MHz-90-
on V DDf adckerck = 12.5 MHz f adckerck = 6.25 MHz- -45
22
-
-
f adckerck = 3.125 MHz-11-

241

  1. This frequency is the analog ADC specification, it must respect the value in Table 21 .
  2. These values are valid on BGA packages.
  3. Depending upon the package, V REF+ can be internally connected to V DDA , and V REF- to V SSA .
  4. The tolerance is two LSBs for 12-, 10-, and 8-bit resolutions, if not otherwise specified.

Table 96. Minimum sampling time versus R AIN (1)(2)

ResolutionR ( Ω )Minimum sampling time (s)Minimum sampling time (s)
AINFast channelSlow channel (3)
12 bits473.75E-086.12E-08
12 bits683.94E-086.25E-08
12 bits1004.36E-086.51E-08
12 bits1505.11E-087.00E-08
12 bits2206.54E-087.86E-08
12 bits3308.80E-089.57E-08
12 bits4701.17E-071.23E-07
12 bits6801.60E-071.65E-07
10 bits473.19E-085.17E-08
10 bits683.35E-085.28E-08
10 bits1003.66E-085.45E-08
10 bits1504.35E-085.83E-08
10 bits2205.43E-086.50E-08
10 bits3307.18E-087.89E-08
10 bits4709.46E-081.00E-07
10 bits6801.28E-071.33E-07
10 bits10001.81E-071.83E-07
10 bits15002.63E-072.63E-07
10 bits22003.79E-073.76E-07
10 bits33005.57E-075.52E-07

Table 96. Minimum sampling time versus R AIN (1)(2)

Table 96. Minimum sampling time versus R AIN (1)(2) (continued)

ResolutionR AIN ( Ω )Minimum sampling time (s)Minimum sampling time (s)
ResolutionR AIN ( Ω )Fast channelSlow channel (3)
472.64E-084.17E-08
682.76E-084.24E-08
1003.02E-084.39E-08
1503.51E-084.66E-08
2204.27E-085.13E-08
3305.52E-086.19E-08
4707.17E-087.72E-08
6809.68E-081.00E-07
10001.34E-071.37E-07
15001.93E-071.94E-07
22002.76E-072.74E-07
33004.06E-074.01E-07
47005.73E-075.62E-07
68008.21E-077.99E-07
100001.20E-061.17E-06
150001.79E-061.74E-06
472.14E-083.16E-08
682.23E-083.21E-08
1002.40E-083.31E-08
1502.68E-083.52E-08
2203.13E-083.87E-08
3303.89E-084.51E-08
4704.88E-085.39E-08
6806.38E-086.79E-08
10008.70E-088.97E-08
15001.23E-071.24E-07
22001.73E-071.73E-07
33002.53E-072.49E-07
47003.53E-073.45E-07
68005.04E-074.90E-07
100007.34E-077.11E-07
150001.09E-061.05E-06

241

  1. Slow channels correspond to all ADC inputs except for the fast channels.

Figure 56. ADC conversion timing diagram

Absolute Maximum Ratings

Stresses above the absolute maximum ratings listed in Table 17 , Table 18 , and Table 19 may cause permanent damage to the device. These are stress ratings only and the functional operation of the device at these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. Device mission profile (application conditions) is compliant with JEDEC JESD47 Qualification Standard, extended mission profiles are available on demand.

Table 17. Voltage characteristics (1)

SymbolRatingsMinMaxUnit
V DDx - V SSExternal main supply voltage (including V DDSMPS (2) , V DDA , V DDUSB , V DDIO2 (2)(3)(4) , V BAT , and V REF+ )-0.34.0V
V DDIOx (4) - V SSI/O supply when HSLV (2) = 0-0.34.0V
V DDIOx (4) - V SSI/O supply when HSLV (2) = 1-0.32.75V
V IN (5)Input voltage on FT_xxx pins except FT_c pinsV SS - 0.3min (min(V DD , V DDA , V DDUSB , V DDIO2 ) + 4.0, 6.0 V) (6)(7)V
V IN (5)Input voltage on FT_t in V BAT modeV SS - 0.3min (min(V BAT ,V DDA ,V DDUSB , V DDIO2 ) + 4.0V, 6.0 V)V
V IN (5)Input voltage on TT_xx pinsV SS - 0.34.0V
V IN (5)Input voltage on BOOT0 pinV SSmin (min(V DD , V DDA , V DDUSB , V DDIO2 ) + 4.0, 6.0 V) (6)V
V IN (5)Input voltage on FT_c pinsV SS - 0.35.5V
V IN (5)Input voltage on any other pinsV SS - 0.34.0V
V REF+ - V DDAAllowed voltage difference for V REF+ > V DDA-0.4V
| ∆ V DDx |Variations between different V DDX power pins of the same domain-50.0mV
|V SSx -V SS |Variations between all the different ground pins-50.0mV
  1. HSLV = High-speed low-voltage mode. Refer to General purpose I/Os (GPIO) section of RM0481.
  2. If HSLV = 0.
  3. VDDIO1 or V DDIO2 . V DDIO1 = V DD .
  4. VIN maximum must always be respected. Refer to the maximum allowed injected current values.
  5. To sustain a voltage higher than 4 V the internal pull-up/pull-down resistors must be disabled.
  6. This formula must be applied on power supplies related to the I/O structure described by the pin definition table.

241

Table 18. Current characteristics

SymbolRatingsMaxUnit
∑ IV DDTotal current into sum of all V DD power lines (source) (1)350mA
∑ IV SSTotal current out of sum of all V SS ground lines (sink) (1)350mA
IV DDMaximum current into each V DD power pin (source) (1)100mA
IV SSMaximum current out of each V SS ground pin (sink) (1)100mA
I IO(PIN)Output current sunk/sourced by any I/O and control pin20mA
∑ I IO(PIN)Total output current sunk by sum of all I/Os and control pins (2)140mA
∑ I IO(PIN)Total output current sourced by sum of all I/Os and control pins (2)140mA
I INJ(PIN) (3)(4)Injected current on FT_xxx, TT_xx, NRST pins-5 / 0mA
∑ |I INJ(PIN) |Total injected current (sum of all I/Os and control pins) (5)±25mA
  1. This current consumption must be correctly distributed over all I/Os and control pins. The total output current must not be sunk/sourced between two consecutive power supply pins referring to high pin count LQFP packages.
  2. Positive injection (when V IN > V DDIOx ) is not possible on these I/Os, and does not occur for input voltages lower than the specified maximum value.
  3. A negative injection is induced by V IN < V SS . I INJ(PIN) must never be exceeded. Refer to Table 17 for the minimum allowed input voltage values.
  4. When several inputs are submitted to a current injection, the maximum ∑ |I INJ(PIN) | is the absolute sum of the negative injected currents (instantaneous values).

Table 19. Thermal characteristics

SymbolRatingsValueUnit
T STGStorage temperature range-65 to +150°C
T JMaximum junction temperature130 (1)°C

Thermal Information

The maximum chip-junction temperature, T Jmax in degrees Celsius, can be calculated using the following equation:T _ { J max } = T _ { A max } + ( P _ { D max } × Θ _ { J A } )$

Package Information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: www.st.com . ECOPACK is an ST trademark.

Related Variants

The following components are covered by the same datasheet.

Part NumberManufacturerPackage
STM32H563AGSTMicroelectronics
STM32H563AISTMicroelectronics
STM32H563AI/GSTMicroelectronics
STM32H563IGSTMicroelectronics
STM32H563IISTMicroelectronics
STM32H563II/GSTMicroelectronics
STM32H563LISTMicroelectronics
STM32H563MISTMicroelectronics
STM32H563RGSTMicroelectronics
STM32H563RISTMicroelectronics
STM32H563RI/GSTMicroelectronics
STM32H563RIT6STMicroelectronics
STM32H563VGSTMicroelectronics
STM32H563VISTMicroelectronics
STM32H563VI/GSTMicroelectronics
STM32H563XSTMicroelectronics
STM32H563XXSTMicroelectronics
STM32H563ZGSTMicroelectronics
STM32H563ZISTMicroelectronics
STM32H563ZI/GSTMicroelectronics
Data on this page is extracted from publicly available manufacturer datasheets using automated tools including AI. It may contain errors or omissions. Always verify specifications against the official manufacturer datasheet before making design or purchasing decisions. See our Terms of Service. Rights holders can submit a takedown request.

Get structured datasheet data via API

Get started free