EP4CE6E22C8N

Errata Sheet for Cyclone IV Devices

Manufacturer

Altera Corporation

Package

PQFP-144-EP(20x20)

Overview

Part: Altera Cyclone IV Devices

Type: Device

Key Specs:

  • DisplayPort transmitter data rates: 1.62 Gbps and 2.7 Gbps
  • Transceiver applications data rate: ≥ 2.97 Gbps
  • Core Voltage for DDR2 SDRAM: 1.0-V
  • Programmable PPM Detector options: ±500 PPM and ±1000 PPM
  • PCIe interface: ×1

Features:

  • Phase-locked loop (PLL) blocks
  • Transceiver channels
  • Row I/Os and high-speed serial interface (HSSI) I/Os
  • Remote system upgrade (RSU) feature
  • Hard IP block for PCIe interface
  • Programmable PPM Detector in ALTGX MegaWizard Plug-In Manager
  • External Memory Interface for DDR2 SDRAM

Applications:

  • DisplayPort transmitter specifications
  • SATA protocol
  • Transceiver applications
  • PCIe ×1 interface
  • DDR2 SDRAM external memory

Package:

  • F484 package: null

Applications

You may not meet the protocol jitter specification or may have a higher bit error rate (BER) if you do not use the following guidelines.

If your transceiver applications run at ≥ 2.97 Gbps data rate, you must ground specific pins (refer to Table 3) next to the reference clock directly through the via under the device to the PCB ground plane on your board. You also must assign the specific pins to ground in the Quartus II software. To minimize the impact listed in Table 3, Altera recommends using REFCLK[1..0] and REFCLK[5..4] reference clocks before using REFCLK2 and REFCLK3 reference clocks.

There is no action required and no performance degradation for input reference clocks that are used to drive transceiver channels at < 2.97 Gbps data rates.

Table 3 lists the reference clock pins and the associated I/O pins to be grounded for transceiver applications that run at ≥ 2.97 Gbps data rate.

Table 3. Reference Clock Pins and the Associated I/O Pins to be Grounded for ≥ 2.97 Gbps Transceiver Applications (Part 1 of 3)

PackageReference
Clock
BankReference
Clock Pins
I/O Pins to GroundImpact
REFCLK[10]3B (1)M7
M8
N7
N8
AA4 (CRC_ERROR) (5) W8 (INIT_DONE) (5) AB3 (nCEO) (5) T7 T8 V6MPLL_5 and/or GPLL_1
ZDB mode is not
supported. (7)
F23REFCLK23A (2)M11
N11
AB10
AB11
R13
T13
W12
W13
If you use a DDR system, the following DQ groups will not be supported (8): DQ4B in ×8 groups DQ5B in ×8/×9 groups DQ3B and DQ5B in ×16/×18 groups DQ5B in ×32/×36 groups

Table 3. Reference Clock Pins and the Associated I/O Pins to be Grounded for ≥ 2.97 Gbps Transceiver Applications (Part 2 of 3)

PackageReference
Clock
BankReference
Clock Pins
I/O Pins to GroundImpact
REFCLK[10]3B (1)T9
T10
U9
U10
AC6 (CRC_ERROR) (5) AB7 (INIT_DONE) (5) AC7 (nCEO) (5) AC5 AD4 AB5MPLL_5 and/or GPLL_1 ZDB mode is not supported. (7)
REFCLK[54]8B (1)K9
K10
L9
L10
E6 (DATA1/ASDO) (5) D5 (nCSO) (5) E2 D4 (CLKUSR) (5) , (6) E1 D6 (DATAO) (5)MPLL_8 ZDB mode is not supported. (7)
F27REFCLK23A (2) , (4)T14
T15
AC14
AD14
AE14
AF10
AF11
AF12
If you use a DDR system, the following DQ groups will not be supported (7): DQ4B in ×8 groups DQ5B in ×8/×9 groups DQ3B and DQ5B in ×16/×18 groups DQ5B in ×32/×36 groups
REFCLK38A (3) , (4)L14
L15
A12
A13
B13
C13
C14
C15
If you use a DDR system, the following DQ groups will not be supported (7): DQ5T in ×8 groups DQ3T and DQ5T in ×16/×18 groups DQ5T in ×32/×36 groups

Table 3. Reference Clock Pins and the Associated I/O Pins to be Grounded for ≥ 2.97 Gbps Transceiver Applications (Part 3 of 3)

PackageReference
Clock
BankReference
Clock Pins
I/O Pins to GroundImpact
F31REFCLK[10]3B (1)V11
V12
W11
W12
AD6 (CRC_ERROR) (5) AE8 (INIT_DONE) (5) AE7 (nCEO) (5) AE6 AF6 AG6MPLL_5 and/or GPLL_1
ZDB mode is not
supported. (7)
REFCLK[54]8B (1)K11
L10
L11
M10
G9 (DATA1/ASDO) (5) B4 (nCSO) (5) A4 (CLKUSR) (5), (6) A3 (DATA0) (5) F8 G8MPLL_8 ZDB mode is not supported. (7)
REFCLK23A (2) , (4)V15
W15
AA17
AF16
AG16
AH16
AJ13
AK14
If you use a DDR system, the following DQ groups will not be supported (8): DQ4B in ×8 groups DQ5B in ×8/×9 groups DQ4B in ×16/×18 groups DQ2B in ×32/×36 groups
REFCLK38A (3) , (4)K15
L15
A16
B16
C16
F16
G15
K17
If you use a DDR system, DQ5T in ×8/×9, ×16/×18, and ×32/×36 groups will not be supported. (8)

Notes to Table 3:

  • (1) The unused adjacent reference clock pins in the same bank can only be used as differential input clock.
  • (2) The unused adjacent reference clock pins in Bank 4 (Package F23: AA12 and AB12 pins, package F27: AF13 and AF14 pins, and package F31: AJ16 and AK16 pins) can only be used as differential input clock.
  • (3) The unused adjacent reference clock pins in Bank 7 (Package F27: A14 and B14 pins and package F31: A15 and B15 pins) can only be used as differential input clock.
  • (4) You can only use REFCLK2 in Bank 3A for transceiver block GXBL0 and REFCLK3 in Bank 8A for transceiver block GXBL1.
  • (5) Do not tie this pin to ground if it is used for configuration or a dedicated function in User mode. Dedicated functions include using the DATA1/ASDO, ncso, and DATA0 pins for EPCS access and the crc_error pin for a cyclic redundancy check (CRC) error function. Do not use this pin as a user I/O in User mode.
  • (6) Do not toggle the CLKUSR pin in User mode. Reassign the CLKUSR pin to another I/O pin if it is being used in User mode.
  • (7) You can alternatively use zero delay buffer (ZDB) mode with other phase-locked loops (PLLs).
  • (8) You can alternatively use other DQ/DQS groups or wraparound DQ/DQS groups. For more information about wraparound DQ/DQS performance, refer to the External Memory Interface Spec Estimator page on Altera website.

Table 4 lists the Quartus II software support planning.

Table 4. Quartus II Software Planned Support

Quartus II Software VersionSoftware Enforcement Plan
Releases prior to version 11.0Follow the guidelines documented in this errata sheet as the
Quartus II software does not enforce these guidelines.
Version 11.0 release and laterThe Quartus II software enforces the guidelines documented in
this errata sheet.

f The Cyclone IV Device Family Pin Connection Guidelines has been updated with the guidelines for transceiver applications that run at 2.97 Gbps data rate.

Related Variants

The following components are covered by the same datasheet.

Part NumberManufacturerPackage
EP4CGX110Altera Corporation
EP4CGX15Altera Corporation
EP4CGX150Altera Corporation
EP4CGX30Altera Corporation
EP4CGX50Altera Corporation
EP4CGX75Altera Corporation
IVAltera Corporation
Data on this page is extracted from publicly available manufacturer datasheets using automated tools including AI. It may contain errors or omissions. Always verify specifications against the official manufacturer datasheet before making design or purchasing decisions. See our Terms of Service. Rights holders can submit a takedown request.

Get structured datasheet data via API

Get started free